dc.contributor.author |
Yeahia Been Sayeed, Sk. |
|
dc.contributor.author |
Shadakat Hossain, Md. |
|
dc.contributor.author |
Isa Mahmood, Azfar |
|
dc.date.accessioned |
2015-12-01T04:36:06Z |
|
dc.date.available |
2015-12-01T04:36:06Z |
|
dc.date.issued |
2014-12 |
|
dc.identifier.uri |
http://hdl.handle.net/123456789/238 |
|
dc.description |
All praises for the Almighty Allah, the Most Beneficial the Most Merciful.
The authors wish to express their indebtedness sincere appreciation and deep sense of gratitude to the supervisor, Dr. Pran Kanai Saha, Professor, Department of Electrical and Electronic Engineering, BUET, Dhaka, for his constant guidance, valuable suggestion, constant encouragement and target toward perfection all along the course of this thesis work.
The authors would like to extend their regards to them who directly and indirectly helped them in thesis work. |
en_US |
dc.description.abstract |
Phase-locked loops are widely employed in radio, telecommunications, computers and other electronic applications. They can be used to demodulate a signal, recover a signal from a noisy communication channel, generate a stable frequency at multiples of an input frequency (frequency synthesis), or distribute precisely timed clock pulses in digital logic circuits such as microprocessors. Since a single integrated circuit can provide a complete phase-locked-loop building block, the technique is widely used in modern electronic devices, with output frequencies from a fraction of a hertz up to many gigahertz.
This thesis contains discrete components involving the Phase Detector and Voltage Controlled Oscillator and Filter. The Phase Detector and the Voltage Controlled Oscillator are designed with 50nm CMOS technology. The Filter is designed with microstrip transmission line.
The Phase Detector, Voltage Controlled Oscillator and Band Pass Filter are designed and simulated using the softwares - LTSPICE, HSPICE, ADS. The simulated results are in good agreement. Process Scattering and Temperature variation have been applied in this thesis. |
en_US |
dc.description.sponsorship |
Department of Electrical, Electronics and Communication Engineering (EECE)
MILITARY INSTITUTE OF SCIENCE AND TECHNOLOGY (MIST) |
en_US |
dc.language.iso |
en |
en_US |
dc.subject |
Phase Locked Loop, CMOS Technology |
en_US |
dc.title |
Design of a Phase Locked Loop by using 50nm CMOS Technology |
en_US |
dc.type |
Other |
en_US |